SN74HC112 Dual J-K Flip-Flops

Texas Instruments SN74HC112 Dual J-K Flip-Flops contain two independent J-K negative-edge-triggered flip-flops. A low level at the clear (/CLR) inputs or preset (/PRE) resets or sets the outputs, no matter the levels of the other inputs. The data at the J and K inputs that meet the setup time requirements are transferred to the outputs on the negative-going edge of the clock (CLK) pulse when /CLR and /PRE are inactive (high). Clock triggering is not directly related to the fall time of the CLK pulse and occurs at a voltage level. The J and K input data may be changed without affecting the levels at the outputs following the hold-time interval. The Texas Instruments SN74HC112 are versatile flip-flops that perform as toggle flip-flops by tying J and K high.

Results: 3
Select Image Part # Mfr. Description Datasheet Availability Pricing (RON) Filter the results in the table by unit price based on your quantity. Qty. RoHS ECAD Model Logic Type Logic Family Number of Circuits Output Type Package/Case Input Type Polarity Propagation Delay Time High Level Output Current Low Level Output Current Supply Voltage - Min Supply Voltage - Max Mounting Style Minimum Operating Temperature Maximum Operating Temperature Packaging
Texas Instruments Flip-Flops Dual J K NEG Edge Tr iggered FlipFlop A 595-SN74HC112DR 2.241In Stock
Min.: 1
Mult.: 1
Reel: 2.500

CMOS HC 2 Circuit CMOS SOIC-Narrow-16 CMOS, LVTTL Inverting/Non-Inverting 125 ns - 4 mA 4 mA 2 V 6 V SMD/SMT - 40 C + 85 C Reel, Cut Tape, MouseReel
Texas Instruments Flip-Flops Dual Neg-Edge-Trig J -K Flip-Flop A 595- A 595-SN74HC112D 10.274In Stock
Min.: 1
Mult.: 1
Reel: 2.500

J-K Type Flip-Flop HC 2 Circuit CMOS SOIC-Narrow-16 CMOS, LVTTL Inverting/Non-Inverting 125 ns - 4 mA 4 mA 2 V 6 V SMD/SMT - 40 C + 85 C Reel, Cut Tape, MouseReel
Texas Instruments Flip-Flops Dual 2.872In Stock
Min.: 1
Mult.: 1

J-K Type Flip-Flop HC 2 Circuit CMOS PDIP-16 CMOS, LVTTL Inverting/Non-Inverting 125 ns - 4 mA 4 mA 2 V 6 V Through Hole - 40 C + 85 C Tube