CDCU2A877 Phase-Lock Loop Clock Driver

Texas Instruments CDCU2A877 Phase-Lock Loop Clock Driver is a high-performance, low-jitter, low-skew, zero-delay buffer. It distributes a differential clock input pair (CK, /CK) to 10 differential pairs of clock outputs (Yn, /Yn) and one differential pair of feedback clock outputs (FBOUT, /FBOUT). The clock outputs are controlled by the input clocks (CK, /CK), the feedback clocks (FBIN, /FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except FBOUT, /FBOUT, are disabled while the internal PLL maintains its locked-in frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When OS and OE are both low, OE does not affect Y7, /Y7, as these are free-running. When AVDD is grounded, the PLL is turned off and bypassed for test purposes.

Results: 2
Select Image Part # Mfr. Description Datasheet Availability Pricing (RON) Filter the results in the table by unit price based on your quantity. Qty. RoHS ECAD Model Output Type Max Output Freq Input Type Package/Case Supply Voltage - Min Supply Voltage - Max Series Minimum Operating Temperature Maximum Operating Temperature Packaging
Texas Instruments Clock Drivers & Distribution 1.8-V phase-lock loo p clock driver with A 595-CDCU2A877NMKT 8In Stock
Min.: 1
Mult.: 1
Reel: 1.000

LVCMOS 410 MHz LVCMOS NFBGA-52 1.7 V 1.9 V CDCU2A877 0 C + 70 C Reel, Cut Tape, MouseReel
Texas Instruments Clock Drivers & Distribution 1.8-V phase-lock loo p clock driver with A 595-CDCU2A877NMKR 33In Stock
Min.: 1
Mult.: 1
Reel: 250

CDCU2A877 Reel, Cut Tape, MouseReel